using five(5),2 to 4 line decoders with active low
enable inputs and active low outputs, and a 4 input NAND gate, draw
the circuit diagram that implements the following function.
F(W,X,Y,Z) = (Z( W'( X'Y +XY')+W(XY+XY')
using five(5),2 to 4 line decoders with active low enable inputs and active low outputs, and...
Use 3-to-8 lines decoders to achieve the following: (Decoders should have one active-low ENABLE input, active-high binary code inputs, and active-low outputs. You can use additional gates) F = Σ A,B,C,D (2,4,6,14)
using 4 to 1 line multiplaxors that have tri-state outputs with an active low enable input,along with a 2 to 4 line active low output decoder, draw a schematic block diagram of a 16 to 1 multiplexor
Design the circuit for f(A,B,C,D)=ΠM(0,1,4,7,8,12-15),d(2,3,10) using a minimal number of 3-to-8 line decoders and NAND gates (any size). Decoder outputs must be active-low. Also, assume that the decoder has one active-high enable line G0. If you need NOT gates, you must show them in the diagram using NAND gates.
Draw a 4:16 Decoder that has no enable input (so 4 inputs and 16 outputs) using only 3:8 Decoders that have the enable input hardcoded to a 1. No other gates allowed.
1) Draw the diagram of XOR gate using AND, OR and NOT gates only 2) Draw the diagram of this function (x,y) = (x’y + xy’ + x’y’) using NOT, AND gates only 3) Draw the diagram of this function (x,y,z,w) = (x’ + y’).(z + w) using 2 input NAND gates only Draw the diagram of this function (x,y,z) = xy’z using 2 input NAND gates only.
Design a combinational circuit with three inputs, x , y, and z, and three outputs, A, B , and C . When the binary input is 0, 1, 2, or 3, the binary output is one greater than the input. When the binary input is 4, 5, 6, or 7, the binary output is two less than the input. 1) Truth table 2) Logic circuit 3) Boolean function of A using minterms ( use Boolean algebra) 4) Boolean function of...
a. Design and implement a combinational circuit with four inputs w,x, y and z and four outputs A, B,C and D using CMOS transistors. When the binary input is 0, 1, 2,3, 4, 5, 6 or 7 the binary output is three greater than the input. When the binary input is 8,10,11,12,13,14 or 15 the binary output is five less than the input. b. Draw the mask layout with Ln Lp 0.6 um, Wn- 4.8 um and Wp- 9.6 um...
a. Design and implement a combinational circuit with four inputs w,x, y and z and four outputs A, B,C and D using CMOS transistors. When the binary input is 0, 1, 2,3, 4, 5, 6 or 7 the binary output is three greater than the input. When the binary input is 8,10,11,12,13,14 or 15 the binary output is five less than the input. b. Draw the mask layout with Ln Lp 0.6 um, Wn- 4.8 um and Wp- 9.6 um...
Design a circuit with three inputs (A, B, C) and two outputs (F1, F2). The first output F1 is 1 when the binary input is 2, 3, 4, 7, otherwise the first output F1 is logic 0. The second output F2 is 1 when the input variables have more l's than 0's. The output is 0 otherwise. Input/ Output ABC F1 F2 000 001 010 011 100 101 a. Derive the truth-table for F1 and F2 as a function of...
Design a circuit with three inputs (A, B, C) and two outputs (F1, F2). The first output F1 is logic 1 if the number of l’s in the binary number is less than the number of O's, otherwise F1 is logic 0. The second output F2 is 1 if the binary input is 2, 4, 5, 6,7 otherwise the second output F2 is logic 0. a. Derive the truth-table for F1 and F2 as a function of the 3 inputs....